|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
(R) ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A Data Sheet April 18, 2007 FN6320.3 High Performance Industry Standard Single-Ended Current Mode PWM Controller The ISL884xA is a high performance drop-in replacement for the popular 28C4x and 18C4x PWM controllers suitable for a wide range of power conversion applications including boost, flyback, and isolated output configurations. Its fast signal propagation and output switching characteristics make this an ideal product for existing and new designs. Features include 30V operation, low operating current, 90A start-up current, adjustable operating frequency to 2MHz, and high peak current drive capability with 20ns rise and fall times. PART NUMBER ISL8840A ISL8841A ISL8842A ISL8843A ISL8844A ISL8845A RISING UVLO 7.0 7.0 14.4V 8.4V 14.4V 8.4V MAX. DUTY CYCLE 100% 50% 100% 100% 50% 50% Features * 1A MOSFET gate driver * 90A start-up current, 125A maximum * 35ns propagation delay current sense to output * Fast transient response with peak current mode control * 30V operation * Adjustable switching frequency to 2MHz * 20ns rise and fall times with 1nF output load * Trimmed timing capacitor discharge current for accurate deadtime/maximum duty cycle control * 1.5MHz bandwidth error amplifier * Tight tolerance voltage reference over line, load and temperature * 3% current limit threshold * Pb-free plus anneal available and ELV, WEEE, RoHS Compliant Applications * Telecom and datacom power * Wireless base station power * File server power * Industrial power systems * PC power supplies * Isolated buck and flyback regulators * Boost regulators Pinout ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A (8 LD SOIC, MSOP) TOP VIEW COMP 1 FB 2 CS 3 RTCT 4 8 VREF 7 VDD 6 OUT 5 GND 1 CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright (c) Intersil Americas Inc. 2005, 2006, 2007. All Rights Reserved. All other trademarks mentioned are the property of their respective owners. ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A Ordering Information PART NUMBER* ISL8840AABZ (See Note) PART MARKING 8840 AABZ TEMP. PACKAGE PKG. RANGE (C) (Pb-free) DWG. # -40 to +105 8 Ld SOIC M8.15 Ordering Information (Continued) PART NUMBER* PART MARKING TEMP. PACKAGE PKG. RANGE (C) (Pb-free) DWG. # -55 to +125 8 Ld SOIC M8.15 ISL8843AMBZ 8843 AMBZ (See Note) ISL8843AMUZ 43AMZ (See Note) ISL8844AABZ (See Note) 8844 AABZ ISL8840AAUZ 40AAZ (See Note) ISL8840AMBZ 8840 AMBZ (See Note) ISL8840AMUZ 40AMZ (See Note) ISL8841AABZ (See Note) 8841 AABZ -40 to +105 8 Ld MSOP M8.118 -55 to +125 8 Ld SOIC M8.15 -55 to +125 8 Ld MSOP M8.118 -40 to +105 8 Ld SOIC M8.15 -55 to +125 8 Ld MSOP M8.118 -40 to +105 8 Ld SOIC M8.15 ISL8844AAUZ 44AAZ (See Note) ISL8844AMBZ 8844 AMBZ (See Note) ISL8844AMUZ 44AMZ (See Note) ISL8845AABZ (See Note) 8845 AABZ -40 to +105 8 Ld MSOP M8.118 -55 to +125 8 Ld SOIC M8.15 ISL8841AAUZ 41AAZ (See Note) ISL8841AMBZ 8841 AMBZ (See Note) ISL8841AMUZ 41AMZ (See Note) ISL8842AABZ (See Note) 8842 AABZ -40 to +105 8 Ld MSOP M8.118 -55 to +125 8 Ld SOIC M8.15 -55 to +125 8 Ld MSOP M8.118 -40 to +105 8 Ld SOIC M8.15 -55 to +125 8 Ld MSOP M8.118 -40 to +105 8 Ld SOIC M8.15 ISL8845AAUZ 45AAZ (See Note) ISL8845AMBZ 8845 AMBZ (See Note) ISL8845AMUZ 45AMZ (See Note) -40 to +105 8 Ld MSOP M8.118 -55 to +125 8 Ld SOIC M8.15 ISL8842AAUZ 42AAZ (See Note) ISL8842AMBZ 8842 AMBZ (See Note) ISL8842AMUZ 42AMZ (See Note) ISL8843AABZ (See Note) 8843 AABZ -40 to +105 8 Ld MSOP M8.118 -55 to +125 8 Ld SOIC M8.15 -55 to +125 8 Ld MSOP M8.118 -55 to +125 8 Ld MSOP M8.118 -40 to +105 8 Ld SOIC M8.15 *Add "-T" suffix for tape and reel. NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. ISL8843AAUZ 43AAZ (See Note) -40 to +105 8 Ld MSOP M8.118 2 FN6320.3 April 18, 2007 Functional Block Diagram VDD START/STOP UV COMPARATOR + + GND 2.5V A A = 0.5 VDD OK ENABLE VREF 5.00V VREF ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A VREF FAULT + VREF UV COMPARATOR 4.65V 4.80V + - 3 CS FB COMP VREF 100k 2.9V 1.0V 150k RTCT ON FN6320.3 April 18, 2007 PWM COMPARATOR 100mV + + 2R + ERROR AMPLIFIER VF TOTAL = 1.15V R T Q OUT SQ 36k RQ RESET DOMINANT 1.1V CLAMP ONLY ISL8841A/ ISL8844A/ ISL8845A Q ON OSCILLATOR COMPARATOR <10ns + 8.4mA CLOCK Typical Application - 48V Input Dual Output Flyback CR5 +3.3V T1 VIN+ R3 C4 CR4 C17 + C22 + C20 RETURN CR6 R1 36V TO 75V C6 C1 C3 Q1 U2 R16 R17 R19 C14 R18 C21 R21 +1.8V + C15 + C16 ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A C2 C5 CR2 C19 4 VINR6 Q3 VR1 FN6320.3 April 18, 2007 R4 R22 U3 R27 C13 R15 R20 U4 R26 COMP CS FB VREF V DD OUT RTCT GND ISL884xA CR1 R10 C12 C8 R13 C11 Typical Application - Boost Converter R8 C10 CR1 VIN+ L1 +VOUT ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A + C2 C3 5 Q1 R4 RETURN R5 C9 C1 R1 R2 U1 COMP ISL884xA FB C4 CS RTCT VREF VDD OUT GND R7 VIN+ C8 R6 R3 C5 C7 C6 VINFN6320.3 April 18, 2007 ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A Absolute Maximum Ratings Supply Voltage, VDD . . . . . . . . . . . . . . . . . . . . . GND -0.3V to +30V OUT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . GND -0.3V to VDD + 0.3V Signal Pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . GND -0.3V to 6.0V Peak GATE Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1A ESD Classification Human Body Model (Per JESD22-A114C.01) . . . . . . . . . . .2000V Machine Model (Per EIA/JESD22-A115-A) . . . . . . . . . . . . . .200V Charged Device Model (Per JESD22-C191-A) . . . . . . . . . .1000V Thermal Information Thermal Resistance (Typical, Note 1) JA (C/W) SOIC Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 MSOP Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . 130 Maximum Junction Temperature . . . . . . . . . . . . . . .-55C to +150C Maximum Storage Temperature Range . . . . . . . . . .-65C to +150C Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . +300C (SOIC, MSOP - Lead Tips Only) Operating Conditions Temperature Range ISL884xAAxZ . . . . . . . . . . . . . . . . . . . . . . . . . . . .-40C to +105C ISL884xAMxZ. . . . . . . . . . . . . . . . . . . . . . . . . . . .-55C to +125C Supply Voltage Range (Typical, Note 2) ISL884xA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9V to 30V CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. +150C max junction temperature is intended for short periods of time to prevent shortening the lifetime. Constantly operated at +150C may shorten the life of the part. NOTES: 1. JA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Technical Brief TB379 for details. 2. All voltages are with respect to GND. Electrical Specifications ISL884xAA - Recommended operating conditions unless otherwise noted. Refer to Block Diagram and Typical Application schematic onpage 3 and page 4. VDD = 15V, RT = 10k, CT = 3.3nF, TA = -40 to +105C (Note 3). Typical values are at TA = +25C PARAMETER UNDERVOLTAGE LOCKOUT START Threshold (ISL8840A, ISL8841A) START Threshold (ISL8843A, ISL8845A) START Threshold (ISL8842A, ISL8844A) STOP Threshold (ISL8840A, ISL8841A) STOP Threshold (ISL8843A, ISL8845A) STOP Threshold (ISL8842A, ISL8844A) Hysteresis (ISL8840A, ISL8841A) Hysteresis (ISL8843A, ISL8845A) Hysteresis (ISL8842A, ISL8844A) Startup Current, IDD Operating Current, IDD Operating Supply Current, ID REFERENCE VOLTAGE Overall Accuracy Long Term Stability Current Limit, Sourcing Current Limit, Sinking CURRENT SENSE Input Bias Current CS Offset Voltage COMP to PWM Comparator Offset Voltage TEST CONDITIONS MIN TYP MAX UNITS 6.5 8.0 (Note 6) 13.3 6.1 7.3 8.0 VDD < START Threshold (Note 4) Includes 1nF GATE loading - 7.0 8.4 14.3 6.6 7.6 8.8 0.4 0.8 5.4 90 2.9 4.75 7.5 9.0 15.3 6.9 8.0 9.6 125 4.0 5.5 V V V V V V V V V A mA mA Over line (VDD = 12V to 30V), load, temperature TA = +125C, 1000 hours (Note 5) 4.925 -20 5 5.000 5 - 5.050 - V mV mA mA VCS = 1V VCS = 0V (Note 5) VCS = 0V (Note 5) -1.0 95 0.80 100 1.15 1.0 105 1.30 A mV V 6 FN6320.3 April 18, 2007 ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A Electrical Specifications ISL884xAA - Recommended operating conditions unless otherwise noted. Refer to Block Diagram and Typical Application schematic onpage 3 and page 4. VDD = 15V, RT = 10k, CT = 3.3nF, TA = -40 to +105C (Note 3). Typical values are at TA = +25C (Continued) TEST CONDITIONS MIN 0.97 0 < VCS < 910mV, VFB = 0V 2.5 TYP 1.00 3.0 35 MAX 1.03 3.5 55 UNITS V V/V ns PARAMETER Input Signal, Maximum Gain, ACS = VCOMP/VCS CS to OUT Delay ERROR AMPLIFIER Open Loop Voltage Gain Unity Gain Bandwidth Reference Voltage FB Input Bias Current COMP Sink Current COMP Source Current COMP VOH COMP VOL PSRR OSCILLATOR Frequency Accuracy Frequency Variation with VDD Temperature Stability Amplitude, Peak to Peak RTCT Discharge Voltage (Valley Voltage) Discharge Current OUTPUT Gate VOH Gate VOL Peak Output Current Rise Time Fall Time GATE VOL UVLO Clamp Voltage PWM Maximum Duty Cycle (ISL8840A, ISL8842A, ISL8843A) Maximum Duty Cycle (ISL8841A, ISL8844A, ISL8845A) Minimum Duty Cycle NOTES: (Note 5) (Note 5) VFB = VCOMP VFB = 0V VCOMP = 1.5V, VFB = 2.7V VCOMP = 1.5V, VFB = 2.3V VFB = 2.3V VFB = 2.7V Frequency = 120Hz, VDD = 12V to 30V (Note 5) 60 1.0 2.475 -1.0 1.0 -0.4 4.80 0.4 60 90 1.5 2.500 -0.2 80 2.530 1.0 VREF 1.0 - dB MHz V A mA mA V V dB Initial, TA = +25C TA= +25C, (f30V - f10V)/f30V (Note 5) Static Test Static Test RTCT = 2.0V 48 6.5 51 0.2 1.75 1.0 7.8 53 1.0 5 8.5 kHz % % V V mA VDD to OUT, IOUT = -200mA OUT to GND, IOUT = 200mA COUT = 1nF (Note 5) COUT = 1nF (Note 5) COUT = 1nF (Note 5) VDD = 5V, ILOAD = 1mA - 1.0 1.0 1.0 20 20 - 2.0 2.0 40 40 1.2 V V A ns ns V COMP = VREF COMP = VREF COMP = GND 94.0 47.0 - 96.0 48.0 - 0 % % % 3. Specifications at -40C and +105C are guaranteed by +25C test with margin limits. 4. This is the VDD current consumed when the device is active but not switching. Does not include gate drive current. 5. These parameters, although guaranteed, are not 100% tested in production. 6. Adjust VDD above the start threshold and then lower to 15V. 7 FN6320.3 April 18, 2007 ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A Electrical Specifications ISL884xAM - Recommended operating conditions unless otherwise noted. Refer to Block Diagram and Typical Application schematic. VDD = 15V, RT = 10k, CT = 3.3nF, TA = -55 to +125C (Note 7), Typical values are at TA = +25C TEST CONDITIONS MIN TYP MAX UNITS PARAMETER UNDERVOLTAGE LOCKOUT START Threshold (ISL8840A, ISL8841A) START Threshold (ISL8843A, ISL8845A) START Threshold (ISL8842A, ISL8844A) STOP Threshold (ISL8840A, ISL8841A) STOP Threshold (ISL8843A, ISL8845A) STOP Threshold (ISL8842A, ISL8844A) Hysteresis (ISL8840A, ISL8841A) Hysteresis (ISL8843A, ISL8845A) Hysteresis (ISL8842A, ISL8844A) Startup Current, IDD Operating Current, IDD Operating Supply Current, ID REFERENCE VOLTAGE Overall Accuracy Long Term Stability Current Limit, Sourcing Current Limit, Sinking CURRENT SENSE Input Bias Current CS Offset Voltage COMP to PWM Comparator Offset Voltage Input Signal, Maximum Gain, ACS = VCOMP/VCS CS to OUT Delay ERROR AMPLIFIER Open Loop Voltage Gain Unity Gain Bandwidth Reference Voltage FB Input Bias Current COMP Sink Current COMP Source Current COMP VOH COMP VOL PSRR OSCILLATOR Frequency Accuracy Frequency Variation with VDD Temperature Stability 6.5 8.0 (Note 10) 13.3 6.1 7.3 8.0 VDD < START Threshold (Note 8) Includes 1nF GATE loading - 7.0 8.4 14.3 6.6 7.6 8.8 0.4 0.8 5.4 90 2.9 4.75 7.5 9.0 15.3 6.9 8.0 9.6 125 4.0 5.5 V V V V V V V V V A mA mA Over line (VDD = 12V to 30V), load, temperature TA = +125C, 1000 hours (Note 9) 4.900 -20 5 5.000 5 - 5.050 - V mV mA mA VCS = 1V VCS = 0V (Note 9) VCS = 0V (Note 9) -1.0 95 0.80 0.97 100 1.15 1.00 3.0 35 1.0 105 1.30 1.03 3.5 60 A mV V V V/V ns 0 < VCS < 910mV, VFB = 0V 2.5 - (Note 9) (Note 9) VFB = VCOMP VFB = 0V VCOMP = 1.5V, VFB = 2.7V VCOMP = 1.5V, VFB = 2.3V VFB = 2.3V VFB = 2.7V Frequency = 120Hz, VDD = 12V to 30V (Note 9) 60 1.0 2.460 -1.0 1.0 -0.4 4.80 0.4 60 90 1.5 2.500 -0.2 80 2.535 1.0 VREF 1.0 - dB MHz V A mA mA V V dB Initial, TA = +25C TA = +25C, (f30V - f10V)/f30V (Note 9) 48 - 51 0.2 - 53 1.0 5 kHz % % 8 FN6320.3 April 18, 2007 ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A Electrical Specifications ISL884xAM - Recommended operating conditions unless otherwise noted. Refer to Block Diagram and Typical Application schematic. VDD = 15V, RT = 10k, CT = 3.3nF, TA = -55 to +125C (Note 7), Typical values are at TA = +25C (Continued) TEST CONDITIONS Static Test Static Test RTCT = 2.0V MIN 6.2 TYP 1.75 1.0 8.0 MAX 8.5 UNITS V V mA PARAMETER Amplitude, Peak to Peak RTCT Discharge Voltage (Valley Voltage) Discharge Current OUTPUT Gate VOH Gate VOL Peak Output Current Rise Time Fall Time GATE VOL UVLO Clamp Voltage PWM Maximum Duty Cycle (ISL8840A, ISL8842A, ISL8843A) Maximum Duty Cycle (ISL8841A, ISL8844A, ISL8845A) Minimum Duty Cycle NOTES: VDD - OUT, IOUT = -200mA OUT - GND, IOUT = 200mA COUT = 1nF (Note 9) COUT = 1nF (Note 9) COUT = 1nF (Note 9) VDD = 5V, ILOAD = 1mA - 1.0 1.0 1.0 20 20 - 2.0 2.0 40 40 1.2 V V A ns ns V COMP = VREF COMP = VREF COMP = GND 94.0 47.0 - 96.0 48.0 - 0 % % % 7. Specifications at -55C and +125C are guaranteed by +25C test with margin limits. 8. This is the VDD current consumed when the device is active but not switching. Does not include gate drive current. 9. These parameters, although guaranteed, are not 100% tested in production. 10. Adjust VDD above the start threshold and then lower to 15V. Typical Performance Curves 1.01 NORMALIZED FREQUENCY NORMALIZED VREF 1.001 1.000 0.999 0.998 0.997 0.996 0.98 -60 -40 -20 0.995 -60 -40 -20 0 20 40 60 80 100 120 140 1.00 0.99 0 20 40 60 80 100 120 140 TEMPERATURE (C) TEMPERATURE (C) FIGURE 1. FREQUENCY vs TEMPERATURE FIGURE 2. REFERENCE VOLTAGE vs TEMPERATURE 9 FN6320.3 April 18, 2007 ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A Typical Performance Curves (Continued) NORMALIZED EA REFERENCE 1.001 FREQUENCY (Hz) 103 1.000 100 100pF 220pF 330pF 470pF 0.998 0.997 10 1.0nF 2.2nF 3.3nF 4.7nF 6.8nF 0.996 -60 -40 -20 0 20 40 60 80 100 120 140 1 1 TEMPERATURE (C) 10 RT (k) 100 FIGURE 3. EA REFERENCE vs TEMPERATURE FIGURE 4. RESISTANCE FOR CT CAPACITOR VALUES GIVEN Pin Descriptions RTCT - This is the oscillator timing control pin. The operational frequency and maximum duty cycle are set by connecting a resistor, RT, between VREF and this pin and a timing capacitor, CT, from this pin to GND. The oscillator produces a sawtooth waveform with a programmable frequency range up to 2.0MHz. The charge time, tC, the discharge time, tD, the switching frequency, f, and the maximum duty cycle, Dmax, can be approximated from the following equations: t C 0.533 RT CT 0.008 RT - 3.83 t D - RT CT In -------------------------------------------- 0.008 RT - 1.71 (EQ. 1) OUT - This is the drive output to the power switching device. It is a high current output capable of driving the gate of a power MOSFET with peak currents of 1.0A. This GATE output is actively held low when VDD is below the UVLO threshold. VDD - VDD is the power connection for the device. The total supply current will depend on the load applied to OUT. Total IDD current is the sum of the operating current and the average output current. Knowing the operating frequency, f, and the MOSFET gate charge, Qg, the average output current can be calculated from: I OUT = Qg x f (EQ. 5) (EQ. 2) f = 1 (tC + tD) D = tC f (EQ. 3) (EQ. 4) To optimize noise immunity, bypass VDD to GND with a ceramic capacitor as close to the VDD and GND pins as possible. VREF - The 5.00V reference voltage output. +1.0/-1.5% tolerance over line, load and operating temperature. Bypass to GND with a 0.1F to 3.3F capacitor to filter this output as needed. The formulae have increased error at higher frequencies due to propagation delays. Figure 4 may be used as a guideline in selecting the capacitor and resistor values required for a given frequency. COMP - COMP is the output of the error amplifier and the input of the PWM comparator. The control loop frequency compensation network is connected between the COMP and FB pins. FB - The output voltage feedback is connected to the inverting input of the error amplifier through this pin. The non-inverting input of the error amplifier is internally tied to a reference voltage. CS - This is the current sense input to the PWM comparator. The range of the input signal is nominally 0V to 1.0V and has an internal offset of 100mV. GND - GND is the power and small signal reference ground for all functions. Functional Description Features The ISL884xA current mode PWM makes an ideal choice for low-cost flyback and forward topology applications. With its greatly improved performance over industry standard parts, it is the obvious choice for new designs or existing designs which require updating. Oscillator The ISL884xA has a sawtooth oscillator with a programmable frequency range to 2MHz, which can be programmed with a resistor from VREF and a capacitor to GND on the RTCT pin. (Please refer to Figure 4 for the resistor and capacitance required for a given frequency.) 10 FN6320.3 April 18, 2007 ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A Soft-Start Operation Soft-start must be implemented externally. One method, illustrated below, clamps the voltage on COMP. From the small signal current-mode model [1] it can be shown that the naturally-sampled modulator gain, Fm, without slope compensation, is in Equation 6. 1 Fm = ------------------SnTsw (EQ. 6) VREF ISL884xA D1 R1 Q1 C1 GND COMP where Sn is the slope of the sawtooth signal and Tsw is the duration of the half-cycle. When an external ramp is added, the modulator gain becomes: 1 1 Fm = -------------------------------------- = --------------------------( Sn + Se )Tsw m c SnTsw (EQ. 7) where Se is slope of the external ramp and Se m c = 1 + ------Sn FIGURE 5. SOFT-START (EQ. 8) The COMP pin is clamped to the voltage on capacitor C1 plus a base-emitter junction by transistor Q1. C1 is charged from VREF through resistor R1 and the base current of Q1. At power-up C1 is fully discharged, COMP is at ~0.7V, and the duty cycle is zero. As C1 charges, the voltage on COMP increases, and the duty cycle increases in proportion to the voltage on C1. When COMP reaches the steady state operating point, the control loop takes over and soft start is complete. C1 continues to charge up to VREF and no longer affects COMP. During power down, diode D1 quickly discharges C1 so that the soft start circuit is properly initialized prior to the next power on sequence. The criteria for determining the correct amount of external ramp can be determined by appropriately setting the damping factor of the double-pole located at the switching frequency. The double-pole will be critically damped if the Q-factor is set to 1, over-damped for Q < 1, and under-damped for Q > 1. An under-damped condition may result in current loop instability. 1 Q = ------------------------------------------------ ( m c ( 1 - D ) - 0.5 ) (EQ. 9) where D is the percent of on time during a switching cycle. Setting Q = 1 and solving for Se yields 1 1 S e = S n -- + 0.5 ------------ - 1 1 -D (EQ. 10) Gate Drive The ISL884xA is capable of sourcing and sinking 1A peak current. To limit the peak current through the IC, an optional external resistor may be placed between the totem-pole output of the IC (OUT pin) and the gate of the MOSFET. This small series resistor also damps any oscillations caused by the resonant tank of the parasitic inductances in the traces of the board and the FET's input capacitance. Since Sn and Se are the on time slopes of the current ramp and the external ramp, respectively, they can be multiplied by tON to obtain the voltage change that occurs during tON. 1 1 V e = V n -- + 0.5 ------------ - 1 1 -D (EQ. 11) Slope Compensation For applications where the maximum duty cycle is less than 50%, slope compensation may be used to improve noise immunity, particularly at lighter loads. The amount of slope compensation required for noise immunity is determined empirically, but is generally about 10% of the full scale current feedback signal. For applications where the duty cycle is greater than 50%, slope compensation is required to prevent instability. Slope compensation may be accomplished by summing an external ramp with the current feedback signal or by subtracting the external ramp from the voltage feedback error signal. Adding the external ramp to the current feedback signal is the more popular method. where Vn is the change in the current feedback signal (I) during the on time and Ve is the voltage that must be added by the external ramp. For a flyback converter, Vn can be solved for in terms of input voltage, current transducer components, and primary inductance, yielding D T SW V IN R CS 1 1 -V e = --------------------------------------------------- -- + 0.5 ------------ - 1 1-D Lp V (EQ. 12) where RCS is the current sense resistor, fsw is the switching frequency, Lp is the primary inductance, VIN is the minimum input voltage, and D is the maximum duty cycle. 11 FN6320.3 April 18, 2007 ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A The current sense signal at the end of the ON time for CCM operation is: ( 1 - D ) VO f N S R CS sw V CS = ------------------------ I O + ------------------------------------------- NP 2L s V (EQ. 13) VREF where VCS is the voltage across the current sense resistor, Ls is the secondary winding inductance, and IO is the output current at current limit. Equation 13 assumes the voltage drop across the output rectifier is negligible. Since the peak current limit threshold is 1.00V, the total current feedback signal plus the external ramp voltage must sum to this value when the output load is at the current limit threshold. V e + V CS = 1 (EQ. 14) R9 R6 CS ISL8843 RTCT C4 FIGURE 6. SLOPE COMPENSATION Substituting Equations 12 and 13 into Equation 14 and solving for RCS yields 1 R CS = ---------------------------------------------------------------------------------------------------------------------------------------------------1 -- + 0.5 N ( 1 - D ) V O f sw D f sw V IN s ------------------------------- ----------------- - 1 + ------ I O + ------------------------------------------- 1-D N Lp 2L s p (EQ. 15) Assuming the designer has selected values for the RC filter (R6 and C4) placed on the CS pin, the value of R9 required to add the appropriate external ramp can be found by superposition. 2.05D R 6 V e = --------------------------R6 + R9 V (EQ. 16) Adding slope compensation is accomplished in the ISL884xA using an external buffer transistor and the RTCT signal. A typical application sums the buffered RTCT signal with the current sense feedback and applies the result to the CS pin as shown in Figure 6. The factor of 2.05 in Equation 16 arises from the peak amplitude of the sawtooth waveform on RTCT minus a base-emitter junction drop. That voltage multiplied by the maximum duty cycle is the voltage source for the slope compensation. Rearranging to solve for R9 yields: ( 2.05D - V e ) R 6 R 9 = --------------------------------------------Ve (EQ. 17) The value of RCS determined in Equation 15 must be rescaled so that the current sense signal presented at the CS pin is that predicted by Equation 13. The divider created by R6 and R9 makes this necessary. R6 + R9 R CS = -------------------- R CS R9 (EQ. 18) 12 FN6320.3 April 18, 2007 ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A Example: VIN = 12V VO = 48V Ls = 800H Ns/Np = 10 Lp = 8.0H IO = 200mA Switching Frequency, fsw = 200kHz Duty Cycle, D = 28.6% R6 = 499 Solve for the current sense resistor, RCS, using Equation 15. RCS = 295m Determine the amount of voltage, Ve, that must be added to the current feedback signal using Equation 12. Ve = 92.4mV Using Equation 17, solve for the summing resistor, R9, from CT to CS. R9 = 2.67k Determine the new value of RCS (R'CS) using Equation 18. R'CS = 350m Additional slope compensation may be considered for design margin. The above discussion determines the minimum external ramp that is required. The buffer transistor used to create the external ramp from RTCT should have a sufficiently high gain (>200) so as to minimize the required base current. Whatever base current is required reduces the charging current into RTCT and will reduce the oscillator frequency. Fault Conditions A Fault condition occurs if VREF falls below 4.65V. When a Fault is detected OUT is disabled. When VREF exceeds 4.80V, the Fault condition clears, and OUT is enabled. Ground Plane Requirements Careful layout is essential for satisfactory operation of the device. A good ground plane must be employed. A unique section of the ground plane must be designated for high di/dt currents associated with the output stage. VDD should be bypassed directly to GND with good high frequency capacitors. References [1] Ridley, R., "A New Continuous-Time Model for Current Mode Control", IEEE Transactions on Power Electronics, Vol. 6, No. 2, April 1991. 13 FN6320.3 April 18, 2007 ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A Small Outline Plastic Packages (SOIC) N INDEX AREA E -B1 2 3 SEATING PLANE -AD -CA h x 45 H 0.25(0.010) M BM M8.15 (JEDEC MS-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE INCHES SYMBOL A A1 L MILLIMETERS MIN 1.35 0.10 0.33 0.19 4.80 3.80 5.80 0.25 0.40 8 8 0 8 MAX 1.75 0.25 0.51 0.25 5.00 4.00 6.20 0.50 1.27 NOTES 9 3 4 5 6 7 Rev. 1 6/05 MIN 0.0532 0.0040 0.013 0.0075 0.1890 0.1497 0.2284 0.0099 0.016 8 0 MAX 0.0688 0.0098 0.020 0.0098 0.1968 0.1574 0.2440 0.0196 0.050 B C D E e H C A1 0.10(0.004) 0.050 BSC 1.27 BSC e B 0.25(0.010) M C AM BS h L N NOTES: 1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. 3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. 6. "L" is the length of terminal for soldering to a substrate. 7. "N" is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. 14 FN6320.3 April 18, 2007 ISL8840A, ISL8841A, ISL8842A, ISL8843A, ISL8844A, ISL8845A Mini Small Outline Plastic Packages (MSOP) N M8.118 (JEDEC MO-187AA) 8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE E1 E INCHES SYMBOL MIN 0.037 0.002 0.030 0.010 0.004 0.116 0.116 0.187 0.016 MAX 0.043 0.006 0.037 0.014 0.008 0.120 0.120 0.199 0.028 MILLIMETERS MIN 0.94 0.05 0.75 0.25 0.09 2.95 2.95 4.75 0.40 MAX 1.10 0.15 0.95 0.36 0.20 3.05 3.05 5.05 0.70 NOTES 9 3 4 6 7 15o 6o Rev. 2 01/03 INDEX AREA -B12 TOP VIEW 0.25 (0.010) GAUGE PLANE SEATING PLANE -C4X R1 R 0.20 (0.008) ABC A A1 A2 b c D E1 4X L L1 e E L 0.026 BSC 0.65 BSC A A2 A1 -He D b 0.10 (0.004) -A0.20 (0.008) C SEATING PLANE L1 N R 0.037 REF 8 0.003 0.003 5o 0o 15o 6o 0.95 REF 8 0.07 0.07 5o 0o C a C L E1 C R1 0 SIDE VIEW -B- 0.20 (0.008) CD END VIEW NOTES: 1. These package dimensions are within allowable dimensions of JEDEC MO-187BA. 2. Dimensioning and tolerancing per ANSI Y14.5M-1994. 3. Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. - H - Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. 5. Formed leads shall be planar with respect to one another within 0.10mm (0.004) at seating Plane. 6. "L" is the length of terminal for soldering to a substrate. 7. "N" is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). 10. Datums -A -H- . and - B - to be determined at Datum plane 11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 15 FN6320.3 April 18, 2007 |
Price & Availability of ISL8842A |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |